# **Project 1 (7%)**

## ECGR 2181 - Fall 2018

For both parts of this project, choose 2 partners of your own choice (teams of 3 only). You are expected to put forth an equal amount of effort to complete this assignment. You will get a chance to review yourself and your teammate using the form available on Canvas. Each team is expected to submit one PDF report for both parts of this project and three (one per team member) peer evaluations. Peer evaluations should be submitted individually as they are to remain anonymous and will affect your grade negatively if not submitted. For both parts of this project, you should include a write-up of your approach (the basic design process, anything you had troubles with, an explanation of anything that doesn't work, and any results).

#### Part 1 (3%):

## **Assignment Overview**

In this assignment you will use Vivado 2018.2 Webpack to write and simulate some simple VHDL files. There are two main tasks in this assignment. The first being a simple AND gate and the second being a slightly more complicated circuit. Using the techniques learned in class and from the tutorial, complete both tasks. You'll also need to turn in a single PDF to Canvas (instructions at the end of the file).

## **Getting started**

- 1. Create a directory to store all of the assignment's files.
- 2. Open Vivado 2018.2 and create a new project called **computer\_assignment\_1**.
- 3. It will be an RTL project
- 4. No sources to input. Although if the target and simulation languages aren't set to VHDL, change them to VHDL.
- 5. No existing IP.
- 6. No constraints file.
- The Basys3 uses an XC7A35T-CPG236C FPGA

o Family: Artix-7

o Package: CPG236

o Speed: -1

Choose the part with 41600 FlipFlops

#### Task 1

This task is to implement the functions:

Inputs: A, B, Cin
Outputs: Sum, Cout

 $Sum = A \oplus B \oplus Cin$ 

Cout = AB + ACin + BCin

in task1.vhd. It may seem trivial but it's a good starting point. Make sure to read the instructions before starting.

- 1. Create the task1.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add design sources."
  - c. Click "Create File", enter the file name "task1", hit "OK", and then click "Finish."
- 2. A window will pop-up to define the port connections. All inputs and outputs above will be 1 bit in length.
- 3. Write the code above in the architecture portion of your entity.
- 4. Make sure it's syntax error free and can be synthesized.
- 5. Create task1 tb.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add simulation sources."
  - c. Create task1\_tb.vhd. Leave the entity empty, i.e. no inputs or outputs. Click "OK" if asked whether to use the given values (empty entity).
  - d. Make sure simulation set is "sim\_1."
  - e. Click "Finish".
- 6. Select the right simulation set:
  - a. Under "Project Manager" click "Settings."
  - b. Under "Simulation" tab, under "Simulation top module name", select "task1\_tb."
  - c. Click "Ok."
- 7. Run the simulation and check your results. The expected output is on the last page of Part 1.
- 8. Vivado doesn't include a way to print test bench results so you will have to take a screenshot and attach it to your report.

#### Task 2

This task is to implement the function  $F(A,B,C,D) = \overline{A\overline{B} \oplus (\overline{A} + BC)} + \overline{A}D(B\overline{C} + A\overline{B}C\overline{D} + \overline{A}C\overline{D})$  in task2.vhd.

Inputs: A, B, C, D

Output: F

- 1. Create the task2.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add design sources."
  - c. Click "Create File", enter the file name "task2", hit "OK", and then click "Finish."
- 2. A window will pop-up to define the port connections. All inputs and outputs above will be 1 bit in length.
- 3. Simplify the equation above to obtain the <u>canonical SOP</u> equation. Write the code in the architecture portion of your entity.
- 4. Make sure it's syntax error free and can be synthesized.
- 5. Create the task2\_tb.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add simulation sources."

- c. Create task2\_tb.vhd. Leave the entity empty, i.e. no inputs or outputs. Click "OK" if asked whether to use the given values (empty entity).
- d. Make sure simulation set is "sim\_1."
- e. Click "Finish."
- 6. Select the right simulation set:
  - a. Under "Project Manager" click "Settings."
  - b. Under "Simulation" tab, under "Simulation top module name", select "task2 tb."
  - c. Click "Ok."
- 7. Run the simulation and check your results. No example outputs are given for this part.
- 8. Vivado doesn't include a way to print test bench results so you will have to take a screenshot and attach it to your report.



First part of waveform of Task1

## Grading

| Printout of task1.vhd                | /4 Points           |
|--------------------------------------|---------------------|
| Printout of task2.vhd                | /6 Points           |
| Printout of task1 simulation results | /6 Points           |
| Printout of task2 simulation results | /6 Points           |
| Demo of task1 and task2              | /16 Points          |
|                                      | /Total of 38 Points |

### Part 2 (4%):

#### **Assignment Overview**

In this assignment you will use Vivado 2018.2 Webpack to write and simulate a hex to seven segment display converter. You'll also need to turn in a single PDF to Canvas (instructions below).

### **Background**

A seven segment display is a way to display a decimal or hex digit. There are various ways to label the segments of the display or encoding the digit, but below is what we're using for this computer assignment.



Figure 1: Seven Segment Display Layout



Figure 2: Hex Encoding

|   | in(3) | in(2) | in(1) | in(0) | A | В | С | D | E | F | G   |
|---|-------|-------|-------|-------|---|---|---|---|---|---|-----|
|   |       |       |       |       |   |   |   |   |   |   |     |
| Г | 0     | 0     | 0     | 0     |   |   |   |   |   |   |     |
|   | 0     | 0     | 0     | 1     |   |   |   |   |   |   |     |
|   | 0     | 0     | 1     | 0     |   |   |   |   |   |   |     |
|   | 0     | 0     | 1     | 1     |   |   |   |   |   |   |     |
|   | 0     | 1     | 0     | 0     |   |   | I |   |   |   |     |
|   | 0     | 1     | 0     | 1     |   |   |   |   |   |   |     |
|   | 0     | 1     | 1     | 0     |   |   |   |   |   |   |     |
|   | 0     | 1     | 1     | 1     |   |   |   |   |   |   |     |
| J | 1     | 0     | 0     | 0     |   |   | l |   |   |   | 1   |
|   | 1     | 0     | 0     | 1     |   |   |   |   |   |   |     |
|   | 1     | 0     | 1     | 0     |   |   |   |   |   |   |     |
|   | 1     | 0     | 1     | 1     |   |   |   |   |   |   |     |
| J | 1     | 1     | 0     | 0     |   | I | I | I | I | I | . ! |
|   | 1     | 1     | 0     | 1     |   |   |   |   |   |   |     |
|   | 1     | 1     | 1     | 0     |   |   |   |   |   |   |     |
|   | 1     | 1     | 1     | 1     |   |   |   |   |   |   |     |

Table 1: Truth Table of the Encoder

#### **Getting started**

- 1. Create a directory to store all of the assignment's files.
- 2. Open Vivado 2018.2 and create a new project called **computer\_assignment\_2**.
- 3. It will be an RTL project
- 4. No sources to input. Although if the target and simulation languages aren't set to VHDL, change them to VHDL.
- 5. No existing IP.
- 6. No constraints file.
- 7. The Basis3 uses an XC7A35T-CPG236C FPGA
  - Family: Artix-7Package: CPG236
  - O Speed: -1
  - O Choose the part with 41600 FlipFlops

#### Task

This task is to implement an encoder whose input is a one 4-bit hex signal and the outputs are seven 1-bit signals for each display segment (A-G).

- 1. Create the encoder.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add design sources."
  - c. Create task3.vhd and then click "Finish."
  - d. Create an input named "hex in" which is 4 bits wide.
  - e. Create 7 outputs named "A" throught "G" which are 1 bit wide each.
- 2. Once you have your VHDL source file, edit it to implement the encoder above. Make sure to fill in the table above and submit it with your report.
  - A when/else or if/else statement might be helpful
  - A internal signal of the outputs grouped together as a bus might help clean up the code
- 3. Make sure it's syntax error free and can be synthesized.
- 4. Create the encoder\_tb.vhd file:
  - a. Under "Flow Navigator" click "Add sources."
  - b. Select "Create or add simulation sources."
  - c. Create encoder\_tb.vhd.
  - d. Make sure simulation set is "sim 1."
  - e. Click "Finish".
- 5. Select the right simulation set:
  - a. Under "Project Manager" click "Settings."
  - b. Under "Simulation" tab, under "Simulation top module name", select "encoder tb."
  - c. Click "Ok."
- 6. Run the simulation and check your results. The expected output is on the last page of the assignment.
- 7. Vivado doesn't include a way to print test bench results so you will have to take a clear screenshot of at least one iteration of the circuit.



Sample of the Expected Waveform

## Grading

| •                                       |                     |
|-----------------------------------------|---------------------|
| Write up (both parts)                   | /20 Points          |
| Filled out encoder table                | /6 Points           |
| Printout of encoder.vhd                 | /6 Points           |
| Printout of simulation results/waveform | /8 Points           |
| Demo                                    | /12 Points          |
|                                         | /Total of 52 Points |
|                                         |                     |
| Self and Peer Evaluations               | /10 pts             |

## Turn in

Make sure everything is turned in as a single PDF (both parts of this project) on Canvas. You can join PDFs with Adobe Acrobat if you have multiple PDFs. Name the assignment P1-xxxxxx-yyyyyy-zzzzzz, where xxxxxx is the last name of one lab partner, yyyyyy is the last name of the second lab partner, and zzzzzz is the last name of 3<sup>rd</sup> lab partner.

Turn in only one PDF under one of the lab partner's Canvas account. Each team member should also submit a self- and peer-evaluation individually in Canvas. Make sure you evaluate both yourself and your teammate (don't forget to add all of your full names in your evaluation).